The proof of principle of an on-line digitizer designed to be integrated into the digital control loop of a high-voltage modulator for ultra-repeatable power converters is presented. The presented selective analogue zoom allows digitizing with 18 ppm repeatability the voltage around the nominal level (10V1 V) and, at the same time, the initial transients with relaxed performance. In addition, in order not to jeopardize the digital control loop stability, the whole digitizing system has to introduce a low real-time delay; this is assessed to be less than 1:2 s. Initially, the specifications of the real-time control are presented and translated into data acquisition requirements. Then, the main design choices of the digitizer are discussed and Pspice simulation results are reported to validate the concept design. Finally, experimental results of a validation case study developed for the power converter designed at ETH Zurich and University of Laval for the new linear particle accelerator under study at CERN, the Compact LInear Collider CLIC, are reported and compared with the simulation outcomes.

Proof of Principle of an On-Line Digitizer with +18 ppm Repeatability and 1.2 μs Real-Time Delay for Power Converters Control Loop / Arpaia, Pasquale; Baccigalupi, C.; Bastos, M. C.; Martino, M.. - In: JOURNAL OF INSTRUMENTATION. - ISSN 1748-0221. - 12:(2017). [10.1088/1748-0221/12/09/P09002]

Proof of Principle of an On-Line Digitizer with +18 ppm Repeatability and 1.2 μs Real-Time Delay for Power Converters Control Loop

ARPAIA, PASQUALE;
2017

Abstract

The proof of principle of an on-line digitizer designed to be integrated into the digital control loop of a high-voltage modulator for ultra-repeatable power converters is presented. The presented selective analogue zoom allows digitizing with 18 ppm repeatability the voltage around the nominal level (10V1 V) and, at the same time, the initial transients with relaxed performance. In addition, in order not to jeopardize the digital control loop stability, the whole digitizing system has to introduce a low real-time delay; this is assessed to be less than 1:2 s. Initially, the specifications of the real-time control are presented and translated into data acquisition requirements. Then, the main design choices of the digitizer are discussed and Pspice simulation results are reported to validate the concept design. Finally, experimental results of a validation case study developed for the power converter designed at ETH Zurich and University of Laval for the new linear particle accelerator under study at CERN, the Compact LInear Collider CLIC, are reported and compared with the simulation outcomes.
2017
Proof of Principle of an On-Line Digitizer with +18 ppm Repeatability and 1.2 μs Real-Time Delay for Power Converters Control Loop / Arpaia, Pasquale; Baccigalupi, C.; Bastos, M. C.; Martino, M.. - In: JOURNAL OF INSTRUMENTATION. - ISSN 1748-0221. - 12:(2017). [10.1088/1748-0221/12/09/P09002]
File in questo prodotto:
File Dimensione Formato  
IOP JINST on-line SAD 18ppm 2017.pdf

accesso aperto

Tipologia: Documento in Post-print
Licenza: Accesso privato/ristretto
Dimensione 2.3 MB
Formato Adobe PDF
2.3 MB Adobe PDF Visualizza/Apri

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11588/683739
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 0
  • ???jsp.display-item.citation.isi??? 1
social impact