The Direct Digital Frequency Synthesizer (DDFS) is a critical component routinely implemented in many electronic systems. Advanced DDFS design techniques have been proposed but they optimize the performance for a given ASIC (Application Specific Integrated Circuits) technology. Nowadays, FPGA are very often used for the release of electronic systems. As a consequence, the study of the performance of advanced DDFS design techniques when implemented on FPGA devices, is of great interest. The paper presents various implementation of state of the art DDFS on various FPGA and compares their performance providing hints on optimal design as a function of the chosen performance parameter.

State of the art direct digital frequency synthesis methodologies and their performance on FPGA / Genovese, Mariangela; Napoli, Ettore. - 8764:(2013), pp. 87640V-1-87640V-10. (Intervento presentato al convegno VLSI Circuits and Systems VI tenutosi a Grenoble (FR) nel Apr. 24th-26th, 2013) [10.1117/12.2017271].

State of the art direct digital frequency synthesis methodologies and their performance on FPGA

GENOVESE, MARIANGELA;NAPOLI, ETTORE
2013

Abstract

The Direct Digital Frequency Synthesizer (DDFS) is a critical component routinely implemented in many electronic systems. Advanced DDFS design techniques have been proposed but they optimize the performance for a given ASIC (Application Specific Integrated Circuits) technology. Nowadays, FPGA are very often used for the release of electronic systems. As a consequence, the study of the performance of advanced DDFS design techniques when implemented on FPGA devices, is of great interest. The paper presents various implementation of state of the art DDFS on various FPGA and compares their performance providing hints on optimal design as a function of the chosen performance parameter.
2013
9780819495617
State of the art direct digital frequency synthesis methodologies and their performance on FPGA / Genovese, Mariangela; Napoli, Ettore. - 8764:(2013), pp. 87640V-1-87640V-10. (Intervento presentato al convegno VLSI Circuits and Systems VI tenutosi a Grenoble (FR) nel Apr. 24th-26th, 2013) [10.1117/12.2017271].
File in questo prodotto:
Non ci sono file associati a questo prodotto.

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11588/553700
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 1
  • ???jsp.display-item.citation.isi??? 0
social impact