Combining a hardware approach with a multiple classifier method can deeply improve system performance, since the multiple classifier system can successfully enhance the classification accuracy with respect to a single classifier, and a hardware implementation would lead to systems able to classify samples with high throughput and with a short latency. To the best of our knowledge, no paper in the literature takes into account the multiple classifier scheme as additional design parameter, mainly because of lack of efficient hardware combiner architecture. In order to fill this gap, in this paper we will first propose a novel approach for an efficient hardware implementation of the majority voting combining rule. Then, we will illustrate a design methodology to suitably embed in a digital device a multiple classifier system having Decision Trees as base classifiers and a majority voting rule as combiner. Bagging, Boosting and Random Forests will be taken into account. We will prove the effectiveness of the proposed approach on two real case studies related to Big Data issues.

Decision Tree-Based Multiple Classifier Systems: An FPGA Perspective / Barbareschi, Mario; Del Prete, Salvatore; Gargiulo, Francesco; Mazzeo, Antonino; Sansone, Carlo. - 9132:(2015), pp. 194-205. (Intervento presentato al convegno 12th International Workshop, MCS 2015 tenutosi a Günzburg, Germany nel June 29 - July 1) [10.1007/978-3-319-20248-8_17].

Decision Tree-Based Multiple Classifier Systems: An FPGA Perspective

BARBARESCHI, MARIO;GARGIULO, francesco;MAZZEO, ANTONINO;SANSONE, CARLO
2015

Abstract

Combining a hardware approach with a multiple classifier method can deeply improve system performance, since the multiple classifier system can successfully enhance the classification accuracy with respect to a single classifier, and a hardware implementation would lead to systems able to classify samples with high throughput and with a short latency. To the best of our knowledge, no paper in the literature takes into account the multiple classifier scheme as additional design parameter, mainly because of lack of efficient hardware combiner architecture. In order to fill this gap, in this paper we will first propose a novel approach for an efficient hardware implementation of the majority voting combining rule. Then, we will illustrate a design methodology to suitably embed in a digital device a multiple classifier system having Decision Trees as base classifiers and a majority voting rule as combiner. Bagging, Boosting and Random Forests will be taken into account. We will prove the effectiveness of the proposed approach on two real case studies related to Big Data issues.
2015
978-3-319-20247-1
978-3-319-20248-8
Decision Tree-Based Multiple Classifier Systems: An FPGA Perspective / Barbareschi, Mario; Del Prete, Salvatore; Gargiulo, Francesco; Mazzeo, Antonino; Sansone, Carlo. - 9132:(2015), pp. 194-205. (Intervento presentato al convegno 12th International Workshop, MCS 2015 tenutosi a Günzburg, Germany nel June 29 - July 1) [10.1007/978-3-319-20248-8_17].
File in questo prodotto:
File Dimensione Formato  
MCS2015.pdf

accesso aperto

Tipologia: Documento in Pre-print
Licenza: Creative commons
Dimensione 1.19 MB
Formato Adobe PDF
1.19 MB Adobe PDF Visualizza/Apri

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11588/611726
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 25
  • ???jsp.display-item.citation.isi??? 17
social impact